The SyReC hardware description language: Enabling scalable synthesis of reversible circuits

Robert Wille, Rolf Drechsler

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

1 Scopus citations

Abstract

While reversible logic increasingly finds useful application as an emerging technology for various areas, the design of corresponding circuit structures still is in its infancy. Most of the existing approaches for synthesis or optimization are applicable for relatively small functions only. Hardware description languages enable to overcome this limitation. Combined with hierarchical synthesis schemes, they allow for the specification and realization of complex logic as a reversible circuit. On the other side, the resulting synthesis schemes lead to further challenges, e.g. a significant increase in the number of additional circuit signals. In this paper, we provide an overview on the design of reversible circuits through the hardware description language SyReC. This includes a summary of the recently made accomplishments as well as a discussion of challenges still to be addressed.

Original languageEnglish
Title of host publication2013 IEEE 56th International Midwest Symposium on Circuits and Systems, MWSCAS 2013
Pages1063-1066
Number of pages4
DOIs
StatePublished - 2013
Externally publishedYes
Event2013 IEEE 56th International Midwest Symposium on Circuits and Systems, MWSCAS 2013 - Columbus, OH, United States
Duration: 4 Aug 20137 Aug 2013

Publication series

NameMidwest Symposium on Circuits and Systems
ISSN (Print)1548-3746

Conference

Conference2013 IEEE 56th International Midwest Symposium on Circuits and Systems, MWSCAS 2013
Country/TerritoryUnited States
CityColumbus, OH
Period4/08/137/08/13

Fingerprint

Dive into the research topics of 'The SyReC hardware description language: Enabling scalable synthesis of reversible circuits'. Together they form a unique fingerprint.

Cite this