Test pattern generation effort evaluation of reversible circuits

Abhoy Kole, Robert Wille, Kamalika Datta, Indranil Sengupta

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

1 Scopus citations

Abstract

The problem of synthesis and optimization of reversible and quantum circuits have drawn the attention of researchers for more than one decade. With physical technologies for realizing the quantum bits (qubits) being announced, the problem of testing such circuits is also becoming important. There have been several works for identifying fault models for reversible circuits, and test generation algorithms for the same. In this work, we aim to show that the problem of testing reversible circuits with respect to recent fault models (like missing gate, missing control, reduced control, etc.) is easy, and it is not really worth to spend time and effort for generating better test patterns. To establish this point, test generators using two extreme scenarios have been implemented: a naive test generator that is very fast but does not guarantee optimality and a SAT-based test generator that is slow but guarantees smallest test sets. Experiments have been carried out on reversible benchmark circuits, which establish the fact that the size of the test patterns does not drastically differ across the spectrum.

Original languageEnglish
Title of host publicationReversible Computation - 9th International Conference, RC 2017, Proceedings
EditorsHafizur Rahaman, Iain Phillips
PublisherSpringer Verlag
Pages162-175
Number of pages14
ISBN (Print)9783319599359
DOIs
StatePublished - 2017
Externally publishedYes
Event9th International Conference on Reversible Computation, RC 2017 - Kolkata, India
Duration: 6 Jul 20177 Jul 2017

Publication series

NameLecture Notes in Computer Science (including subseries Lecture Notes in Artificial Intelligence and Lecture Notes in Bioinformatics)
Volume10301 LNCS
ISSN (Print)0302-9743
ISSN (Electronic)1611-3349

Conference

Conference9th International Conference on Reversible Computation, RC 2017
Country/TerritoryIndia
CityKolkata
Period6/07/177/07/17

Keywords

  • ATPG
  • Optimization
  • Reversible circuit
  • SAT

Fingerprint

Dive into the research topics of 'Test pattern generation effort evaluation of reversible circuits'. Together they form a unique fingerprint.

Cite this