@inproceedings{35e3fe0f4a0e419a8996c1b2f59d6d2a,
title = "Test pattern generation effort evaluation of reversible circuits",
abstract = "The problem of synthesis and optimization of reversible and quantum circuits have drawn the attention of researchers for more than one decade. With physical technologies for realizing the quantum bits (qubits) being announced, the problem of testing such circuits is also becoming important. There have been several works for identifying fault models for reversible circuits, and test generation algorithms for the same. In this work, we aim to show that the problem of testing reversible circuits with respect to recent fault models (like missing gate, missing control, reduced control, etc.) is easy, and it is not really worth to spend time and effort for generating better test patterns. To establish this point, test generators using two extreme scenarios have been implemented: a naive test generator that is very fast but does not guarantee optimality and a SAT-based test generator that is slow but guarantees smallest test sets. Experiments have been carried out on reversible benchmark circuits, which establish the fact that the size of the test patterns does not drastically differ across the spectrum.",
keywords = "ATPG, Optimization, Reversible circuit, SAT",
author = "Abhoy Kole and Robert Wille and Kamalika Datta and Indranil Sengupta",
note = "Publisher Copyright: {\textcopyright} Springer International Publishing AG 2017.; 9th International Conference on Reversible Computation, RC 2017 ; Conference date: 06-07-2017 Through 07-07-2017",
year = "2017",
doi = "10.1007/978-3-319-59936-6_13",
language = "English",
isbn = "9783319599359",
series = "Lecture Notes in Computer Science (including subseries Lecture Notes in Artificial Intelligence and Lecture Notes in Bioinformatics)",
publisher = "Springer Verlag",
pages = "162--175",
editor = "Hafizur Rahaman and Iain Phillips",
booktitle = "Reversible Computation - 9th International Conference, RC 2017, Proceedings",
}