Technology mapping for minimizing gate and routing area

Aiguo Lu, Guenter Stenz, Frank M. Johannes

Research output: Contribution to journalConference articlepeer-review

2 Scopus citations

Abstract

This paper presents a technology mapping approach for the standard cell technology, which takes into account both gate area and routing area so as to minimize the total chip area after layout. The routing area is estimated using two parameters available at the mapping stage; one is the fanout count of a gate, and the other is the "overlap of fanin level intervals". To estimate the routing area in terms of accurate fanout counts, an algorithm is proposed which solves the problem of dynamic fanout changes in the mapping process. This also enables us to calculate the gate area more accurately. Experimental results show that this approach provides an average reduction of 15% in the final chip area after placement and routing.

Original languageEnglish
Article number655929
Pages (from-to)664-669
Number of pages6
JournalProceedings -Design, Automation and Test in Europe, DATE
DOIs
StatePublished - 1998
EventDesign, Automation and Test in Europe, DATE 1998 - Paris, France
Duration: 23 Feb 199826 Feb 1998

Fingerprint

Dive into the research topics of 'Technology mapping for minimizing gate and routing area'. Together they form a unique fingerprint.

Cite this