Abstract
It has been known and explored for many years that low voltage testing amplifies the effect of a defect, increasing the size of a Small Delay Fault (SDF) and, in the best case, turning SDFs into easily detectable stuck-at-faults. It is often overlooked that Vmin testing poses an additional challenge to the test pattern generation method under process variations. The standard deviation of gate delays under Vmin is a multiple of that under nominal voltage. The increased variation will invalidate the efficiency of test patterns generated under nominal voltage and significantly reduce fault coverage. This paper presents the first algorithm for test pattern generation specifically tuned for Vmin testing which obtains higher fault coverage by smaller test sets than those generated for nominal voltage. The patterns applicable to other voltage levels can be derived from the pattern set generated under extreme variations at low supply voltage. Experimental results demonstrate that the proposed method produces test patterns that outperform N-detection test sets in terms of test set volume and fault efficiency across different voltage levels.
| Original language | English |
|---|---|
| Pages (from-to) | 209-219 |
| Number of pages | 11 |
| Journal | Journal of Electronic Testing: Theory and Applications (JETTA) |
| Volume | 41 |
| Issue number | 2 |
| DOIs | |
| State | Published - Apr 2025 |
Keywords
- Low voltage testing
- Small delay faults
- V testing under variations
Fingerprint
Dive into the research topics of 'Small Delay Fault Testing with Multiple Voltages under Variations: Defect vs. Fault Coverage'. Together they form a unique fingerprint.Cite this
- APA
- Author
- BIBTEX
- Harvard
- Standard
- RIS
- Vancouver