DEMULTIPLEXER USING FAST HYBRID INTEGRATED ECL-GATES FOR 1 GBIT/S PCM SIGNALS.

Reinhard Petschacher, Peter Russer

Research output: Contribution to conferencePaperpeer-review

5 Scopus citations

Abstract

This paper describes a demultiplexer combined with a clock regenerator for 1 Gbit/s PCM signals. The demultiplexer divides the incoming signal into four parallel 250 Mbit/s channels using fast hybrid integrated ECL-gates with rise time of less than 400 ps. All clock signals needed to drive these gates are extracted from the input signal by a phase locked loop using two frequency doubler stages between the local oscillator and the phase detector. Since the logic levels and supply voltages of the hybrid integrated ECL-gates are fully compatible with those of monolithic integrated ECL circuits, such ECL-circuits can be directly connected to the outputs of the demultiplexer.

Original languageEnglish
Pages527-531
Number of pages5
DOIs
StatePublished - 1977
EventEur Microwave Conf, 7th, (MICROWAVE '77), Conf Proc - Copenhagen, Den
Duration: 5 Sep 19778 Sep 1977

Conference

ConferenceEur Microwave Conf, 7th, (MICROWAVE '77), Conf Proc
CityCopenhagen, Den
Period5/09/778/09/77

Fingerprint

Dive into the research topics of 'DEMULTIPLEXER USING FAST HYBRID INTEGRATED ECL-GATES FOR 1 GBIT/S PCM SIGNALS.'. Together they form a unique fingerprint.

Cite this