Decoder-Side Motion Vector Refinement in VVC: Algorithm and Hardware Implementation Considerations

Han Gao, Xu Chen, Semih Esenlik, Jianle Chen, Eckehard Steinbach

Research output: Contribution to journalArticlepeer-review

20 Scopus citations

Abstract

This paper presents an overview of the decoder-side motion vector refinement (DMVR) algorithm in the Versatile Video Coding (VVC) standard. The proposed DMVR algorithm aims to increase the prediction accuracy of the blocks coded in merge mode using the bilateral matching-based refinement method. Compared with previous decoder-side motion vector derivation approaches, the proposed method significantly increases the coding efficiency without signaling additional side information. Furthermore, the hardware implementation considerations of the DMVR design are particularly focused in this study. This paper details and analyzes the novel features of DMVR contributing to the increase in coding efficiency and the reduction in computational complexity and implementation difficulty. Experimental results based on the VVC test model version 8.0 demonstrate that average Bjontegaard Delta rate savings of 0.80 % and 2.81 % are achieved for the 'tool-off' and 'tool-on' test configurations, respectively. Moreover, 4 % additional decoding time and negligible additional external memory bandwidth requirements of DMVR based on the common test conditions for VVC are reported.

Original languageEnglish
Article number9252910
Pages (from-to)3197-3211
Number of pages15
JournalIEEE Transactions on Circuits and Systems for Video Technology
Volume31
Issue number8
DOIs
StatePublished - Aug 2021

Keywords

  • Decoder-side motion vector refinement (DMVR)
  • Inter-picture prediction
  • Merge mode
  • Motion compensation
  • Versatile video coding (VVC)
  • Video compression

Fingerprint

Dive into the research topics of 'Decoder-Side Motion Vector Refinement in VVC: Algorithm and Hardware Implementation Considerations'. Together they form a unique fingerprint.

Cite this