Comparison of analog transactions using statistics

Alexander W. Rath, Volkan Esen, Wolfgang Ecker

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

1 Scopus citations

Abstract

The Universal Verification Methodology (UVM) has become a de facto standard in today's functional verification of digital designs. However, it is rarely used for the verification of Designs Under Test containing Real Number Models. This paper presents a new technique using UVM that can be used in order to compare models of analog circuitry on different levels of abstraction. It makes use of statistic metrics. The presented technique enables us to ensure that Real Number Models used in chip projects match the transistor level circuitry during the whole life cycle of the project.

Original languageEnglish
Title of host publication2013 International Symposium on System-on-Chip, SoC 2013 - Proceedings
PublisherIEEE Computer Society
ISBN (Print)9781479911899
DOIs
StatePublished - 2013
Externally publishedYes
Event2013 15th International Symposium on System-on-Chip, SoC 2013 - Tampere, Finland
Duration: 23 Oct 201324 Oct 2013

Publication series

Name2013 International Symposium on System-on-Chip, SoC 2013 - Proceedings

Conference

Conference2013 15th International Symposium on System-on-Chip, SoC 2013
Country/TerritoryFinland
CityTampere
Period23/10/1324/10/13

Fingerprint

Dive into the research topics of 'Comparison of analog transactions using statistics'. Together they form a unique fingerprint.

Cite this