@inproceedings{87f23158d8d944a4ba0374f7b3c98143,
title = "Comparison of analog transactions using statistics",
abstract = "The Universal Verification Methodology (UVM) has become a de facto standard in today's functional verification of digital designs. However, it is rarely used for the verification of Designs Under Test containing Real Number Models. This paper presents a new technique using UVM that can be used in order to compare models of analog circuitry on different levels of abstraction. It makes use of statistic metrics. The presented technique enables us to ensure that Real Number Models used in chip projects match the transistor level circuitry during the whole life cycle of the project.",
author = "Rath, {Alexander W.} and Volkan Esen and Wolfgang Ecker",
year = "2013",
doi = "10.1109/issoc.2013.6675282",
language = "English",
isbn = "9781479911899",
series = "2013 International Symposium on System-on-Chip, SoC 2013 - Proceedings",
publisher = "IEEE Computer Society",
booktitle = "2013 International Symposium on System-on-Chip, SoC 2013 - Proceedings",
note = "2013 15th International Symposium on System-on-Chip, SoC 2013 ; Conference date: 23-10-2013 Through 24-10-2013",
}