TY - JOUR
T1 - Verification methods for VHDL RTL-subroutines
AU - Ecker, Wolfgang
PY - 1996/9
Y1 - 1996/9
N2 - This article presents methods for the verification of RT-Level subroutines. Special emphasis lies on subroutines and operators of the VHDL standard synthesis packages, which are currently in the ballot phase. The methods are VHDL based only. Therefore they can be used for both verification of the synthesis package on different VHDL simulators and tests of simulator-built-in implementations of the package. Additionally, the resulting VHDL code can be used for performance analysis of different simulators. A set of approaches for stimuli and reference value generation, including new test methods for meta-logical values, and combinations of them are presented in the article.
AB - This article presents methods for the verification of RT-Level subroutines. Special emphasis lies on subroutines and operators of the VHDL standard synthesis packages, which are currently in the ballot phase. The methods are VHDL based only. Therefore they can be used for both verification of the synthesis package on different VHDL simulators and tests of simulator-built-in implementations of the package. Additionally, the resulting VHDL code can be used for performance analysis of different simulators. A set of approaches for stimuli and reference value generation, including new test methods for meta-logical values, and combinations of them are presented in the article.
KW - Register transfer level
KW - Subroutines
KW - VHDL
KW - Verification
UR - http://www.scopus.com/inward/record.url?scp=30244538601&partnerID=8YFLogxK
U2 - 10.1016/1383-7621(96)00018-5
DO - 10.1016/1383-7621(96)00018-5
M3 - Article
AN - SCOPUS:30244538601
SN - 1383-7621
VL - 42
SP - 117
EP - 128
JO - Journal of Systems Architecture
JF - Journal of Systems Architecture
IS - 2
ER -