Reliability analysis of digital circuits considering intrinsic noise

Veit B. Kleeberger, Ulf Schlichtmann

Publikation: Beitrag in Buch/Bericht/KonferenzbandKonferenzbeitragBegutachtung

2 Zitate (Scopus)

Abstract

The scaling of digital CMOS circuits into the nanometer region causes an increase in intrinsic device noise. Existing methods to analyze the impact of noise on circuit performance use analytical estimations based on simplified cell models. In this paper we propose a characterization method for the impact of intrinsic noise based on SPICE simulation. The method considers all major noise sources in integrated circuits and is able to determine the effect of intrinsic noise on circuit reliability. Contrary to existing methods, it is general enough to analyze different logic implementation styles and device technologies. Additionally it is shown that previous methods overestimate the influence of intrinsic noise up to a factor of 4.

OriginalspracheEnglisch
TitelProceedings of the 3rd Asia Symposium on Quality Electronic Design, ASQED 2011
Seiten167-173
Seitenumfang7
DOIs
PublikationsstatusVeröffentlicht - 2011
Veranstaltung3rd Asia Symposium on Quality Electronic Design, ASQED 2011 - Kuala Lumpur, Malaysia
Dauer: 19 Juli 201120 Juli 2011

Publikationsreihe

NameProceedings of the 3rd Asia Symposium on Quality Electronic Design, ASQED 2011

Konferenz

Konferenz3rd Asia Symposium on Quality Electronic Design, ASQED 2011
Land/GebietMalaysia
OrtKuala Lumpur
Zeitraum19/07/1120/07/11

Fingerprint

Untersuchen Sie die Forschungsthemen von „Reliability analysis of digital circuits considering intrinsic noise“. Zusammen bilden sie einen einzigartigen Fingerprint.

Dieses zitieren