Abstract
An analysis is made of simple probabilistic implementations of (slightly restricted) parallel graph rewriting both on a shared memory architecture like a PRAM and a more realistic distributed memory architecture like a transputer network. Graph rewriting is executed in cycles where every cycle consists in the execution of all the tasks presently available in the graph. Assuming that there are p processors and N executable tasks in the cycle, it is shown that the PRAM can execute the cycle in (optimal) time O(N/p) with high probability provided N = Ω(p2 log p), whereas a processor net can execute the cycle in time O(N/p log p) with high probability using chunks of messages of size O(N/p) if only N = Ω(p log p).
| Originalsprache | Englisch |
|---|---|
| Seiten | 879-884 |
| Seitenumfang | 6 |
| Publikationsstatus | Veröffentlicht - 1989 |
| Extern publiziert | Ja |
| Veranstaltung | 4th IEEE Region 10th International Conference - TENCON '89 - Bombay, India Dauer: 22 Nov. 1989 → 24 Nov. 1989 |
Konferenz
| Konferenz | 4th IEEE Region 10th International Conference - TENCON '89 |
|---|---|
| Ort | Bombay, India |
| Zeitraum | 22/11/89 → 24/11/89 |
Fingerprint
Untersuchen Sie die Forschungsthemen von „Probabilistic load balancing for parallel graph reduction“. Zusammen bilden sie einen einzigartigen Fingerprint.Dieses zitieren
- APA
- Author
- BIBTEX
- Harvard
- Standard
- RIS
- Vancouver