Minimizing spurious switching activities with transistor sizing

Artur Wróblewski, Christian V. Schimpfle, Otto Schumacher, Josef A. Nossek

Publikation: Beitrag in FachzeitschriftArtikelBegutachtung

2 Zitate (Scopus)

Abstract

In combinatorial blocks of static CMOS circuits transistor sizing can be applied for delay balancing as to guarantee synchronously arriving signal slopes at the input of logic gates, thereby avoiding glitches. Since the delay of logic gates depends directly on transistor sizes, their variation allows equalizing different path delays without influencing the total delay of the circuit. Unfortunately, not only the delay, but also power consumption circuits depend on the transistor sizes. To achieve optimal results, transistor lengths have to be increased, which results in both increased gate capacitances and area. Splitting the long transistors counteracts this negative influence.

OriginalspracheEnglisch
Seiten (von - bis)537-545
Seitenumfang9
FachzeitschriftVLSI Design
Jahrgang15
Ausgabenummer2
DOIs
PublikationsstatusVeröffentlicht - Sept. 2002

Fingerprint

Untersuchen Sie die Forschungsthemen von „Minimizing spurious switching activities with transistor sizing“. Zusammen bilden sie einen einzigartigen Fingerprint.

Dieses zitieren