Zur Hauptnavigation wechseln Zur Suche wechseln Zum Hauptinhalt wechseln

DEMULTIPLEXER USING FAST HYBRID INTEGRATED ECL-GATES FOR 1 GBIT/S PCM SIGNALS.

Publikation: KonferenzbeitragPapierBegutachtung

5 Zitate (Scopus)

Abstract

This paper describes a demultiplexer combined with a clock regenerator for 1 Gbit/s PCM signals. The demultiplexer divides the incoming signal into four parallel 250 Mbit/s channels using fast hybrid integrated ECL-gates with rise time of less than 400 ps. All clock signals needed to drive these gates are extracted from the input signal by a phase locked loop using two frequency doubler stages between the local oscillator and the phase detector. Since the logic levels and supply voltages of the hybrid integrated ECL-gates are fully compatible with those of monolithic integrated ECL circuits, such ECL-circuits can be directly connected to the outputs of the demultiplexer.

OriginalspracheEnglisch
Seiten527-531
Seitenumfang5
DOIs
PublikationsstatusVeröffentlicht - 1977
VeranstaltungEur Microwave Conf, 7th, (MICROWAVE '77), Conf Proc - Copenhagen, Den
Dauer: 5 Sept. 19778 Sept. 1977

Konferenz

KonferenzEur Microwave Conf, 7th, (MICROWAVE '77), Conf Proc
OrtCopenhagen, Den
Zeitraum5/09/778/09/77

Fingerprint

Untersuchen Sie die Forschungsthemen von „DEMULTIPLEXER USING FAST HYBRID INTEGRATED ECL-GATES FOR 1 GBIT/S PCM SIGNALS.“. Zusammen bilden sie einen einzigartigen Fingerprint.

Dieses zitieren