An architecture and an FPGA prototype of a reliable processor pipeline towards multiple soft- and timing errors

Abdelmajid Bouajila, Johannes Zeppenfeld, Walter Stechele, Andreas Herkersdorf

Publikation: Beitrag in Buch/Bericht/KonferenzbandKonferenzbeitragBegutachtung

11 Zitate (Scopus)

Abstract

This paper presents a reliable processor pipeline architecture resilient to multiple soft- and timing errors. It also presents a probabilistic quantification of its performance overheads. This reliable processor pipeline architecture has been implemented in the Leon3 VHDL open source processor. An FPGA prototype running under random fault injection has also been developed. This reliable processor pipeline has low performance overheads (relative CPI of 1.06 at an error injection rate of 3 %) and is therefore much better than techniques based on flushing.

OriginalspracheEnglisch
TitelProceedings of the 2011 IEEE Symposium on Design and Diagnostics of Electronic Circuits and Systems, DDECS 2011
Seiten225-230
Seitenumfang6
DOIs
PublikationsstatusVeröffentlicht - 2011
Veranstaltung14th IEEE International Symposium on Design and Diagnostics of Electronic Circuits and Systems, DDECS 2011 - Cottbus, Deutschland
Dauer: 13 Apr. 201115 Apr. 2011

Publikationsreihe

NameProceedings of the 2011 IEEE Symposium on Design and Diagnostics of Electronic Circuits and Systems, DDECS 2011

Konferenz

Konferenz14th IEEE International Symposium on Design and Diagnostics of Electronic Circuits and Systems, DDECS 2011
Land/GebietDeutschland
OrtCottbus
Zeitraum13/04/1115/04/11

Fingerprint

Untersuchen Sie die Forschungsthemen von „An architecture and an FPGA prototype of a reliable processor pipeline towards multiple soft- and timing errors“. Zusammen bilden sie einen einzigartigen Fingerprint.

Dieses zitieren