A cross-layer technology-based study of how memory errors impact system resilience

Veit B. Kleeberger, Christina Gimmler-Dumont, Christian Weis, Andreas Herkersdorf, Daniel Mueller-Gritschneder, Sani R. Nassif, Ulf Schlichtmann, Norbert Wehn

Publikation: Beitrag in FachzeitschriftArtikelBegutachtung

18 Zitate (Scopus)

Abstract

Highly scaled technologies at and beyond the 22-nm node exhibit increased sensitivity to various scaling-related problems that conspire to reduce the overall reliability of integrated circuits and systems. In prior technology nodes, the assumption was that manufacturing technology was responsible for ensuring device reliability. This basic assumption is no longer tenable. Trying to contain reliability problems purely at the technology level would cause prohibitive increases in power consumption. Thus, a cross-layer approach is required, which spreads the burden of ensuring resilience across multiple levels of the design hierarchy. This article illustrates a methodology for dealing with scaling-related problems via two case studies that link models of low-level technology-related problems to system behavior.

OriginalspracheEnglisch
Aufsatznummer6527887
Seiten (von - bis)46-55
Seitenumfang10
FachzeitschriftIEEE Micro
Jahrgang33
Ausgabenummer4
DOIs
PublikationsstatusVeröffentlicht - 2013

Fingerprint

Untersuchen Sie die Forschungsthemen von „A cross-layer technology-based study of how memory errors impact system resilience“. Zusammen bilden sie einen einzigartigen Fingerprint.

Dieses zitieren